Æȷοì
Jose Renau
Jose Renau
Processor of Computer Science Engineering, UCSC
ucsc.eduÀÇ À̸ÞÀÏ È®ÀÎµÊ - ȨÆäÀÌÁö
Á¦¸ñ
Àοë
Àοë
¿¬µµ
SESC simulator
J Renau
http://sesc. sourceforge. net/, 2005
629*2005
POSH: a TLS compiler that exploits program structure
W Liu, J Tuck, L Ceze, W Ahn, K Strauss, J Renau, J Torrellas
Proceedings of the eleventh ACM SIGPLAN symposium on Principles and practice ¡¦, 2006
3302006
Cherry: Checkpointed early resource recycling in out-of-order microprocessors
JF Martínez, J Renau, MC Huang, M Prvulovic
35th Annual IEEE/ACM International Symposium on Microarchitecture, 2002 ¡¦, 2002
3032002
Positional adaptation of processors: application to energy reduction
MC Huang, J Renau, J Torrellas
ACM SIGARCH Computer Architecture News 31 (2), 157-168, 2003
2582003
A framework for dynamic energy efficiency and temperature management
M Huang, J Renau, SM Yoo, J Torrellas
Proceedings of the 33rd annual ACM/IEEE international symposium on ¡¦, 2000
2272000
ESESC: A fast multicore simulator using time-based sampling
EK Ardestani, J Renau
2013 IEEE 19th International Symposium on High Performance Computer ¡¦, 2013
1722013
Tasking with out-of-order spawn in TLS chip multiprocessors: Microarchitecture and compilation
J Renau, J Tuck, W Liu, L Ceze, K Strauss, J Torrellas
Proceedings of the 19th Annual International conference on Supercomputing ¡¦, 2005
1262005
L1 data cache decomposition for energy efficiency
M Huang, J Renau, SM Yoo, J Torrellas
Proceedings of the 2001 international symposium on Low power electronics and ¡¦, 2001
1102001
Power model validation through thermal measurements
FJ Mesa-Martinez, J Nayfach-Battilana, J Renau
Proceedings of the 34th Annual International Symposium on Computer ¡¦, 2007
1042007
Characterizing processor thermal behavior
FJ Mesa-Martinez, EK Ardestani, J Renau
ACM SIGARCH Computer Architecture News 38 (1), 193-204, 2010
1002010
Power blurring: Fast static and transient thermal analysis method for packaged integrated circuits and power devices
A Ziabari, JH Park, EK Ardestani, J Renau, SM Kang, A Shakouri
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 22 (11 ¡¦, 2014
692014
Energy-efficient hybrid wakeup logic
M Huang, J Renau, J Torrellas
Proceedings of the 2002 International Symposium on Low Power Electronics and ¡¦, 2002
672002
Programming the FlexRAM parallel intelligent memory system
BB Fraguela, J Renau, P Feautrier, D Padua, J Torrellas
ACM Sigplan Notices 38 (10), 49-60, 2003
602003
Thread-level speculation on a CMP can be energy efficient
J Renau, K Strauss, L Ceze, W Liu, S Sarangi, J Tuck, J Torrellas
Proceedings of the 19th annual international conference on Supercomputing ¡¦, 2005
582005
CAVA: Using checkpoint-assisted value prediction to hide L2 misses
L Ceze, K Strauss, J Tuck, J Torrellas, J Renau
ACM Transactions on Architecture and Code Optimization (TACO) 3 (2), 182-208, 2006
552006
Rerack: Power simulation for data centers with renewable energy generation
M Brown, J Renau
ACM SIGMETRICS Performance Evaluation Review 39 (3), 77-81, 2011
452011
/spl mu/Complexity: estimating processor design effort
C Bazeghi, FJ Mesa-Martinez, J Renau
38th Annual IEEE/ACM International Symposium on Microarchitecture (MICRO'05 ¡¦, 2005
452005
Analysis of PARSEC workload scalability
G Southern, J Renau
2016 IEEE International Symposium on Performance Analysis of Systems and ¡¦, 2016
442016
Energy-efficient thread-level speculation
J Renau, K Strauss, L Ceze, W Liu, SR Sarangi, J Tuck, J Torrellas
IEEE Micro 26 (1), 80-91, 2006
382006
Measuring performance, power, and temperature from real processors
FJ Mesa-Martinez, M Brown, J Nayfach-Battilana, J Renau
Proceedings of the 2007 workshop on Experimental computer science, 16-es, 2007
362007
ÇöÀç ½Ã½ºÅÛÀÌ ÀÛµ¿µÇÁö ¾Ê½À´Ï´Ù. ³ªÁß¿¡ ´Ù½Ã ½ÃµµÇØ ÁÖ¼¼¿ä.
ÇмúÀÚ·á 1–20