Æȷοì
Kiyoung Choi
Kiyoung Choi
Seoul National University, Department of Electrical and Computer Engineering
snu.ac.krÀÇ À̸ÞÀÏ È®ÀÎµÊ - ȨÆäÀÌÁö
Á¦¸ñ
Àοë
Àοë
¿¬µµ
A scalable processing-in-memory accelerator for parallel graph processing
J Ahn, S Hong, S Yoo, O Mutlu, K Choi
Computer Architecture (ISCA), 2015 ACM/IEEE 42nd Annual International ¡¦, 2015
10312015
PIM-enabled instructions: a low-overhead, locality-aware processing-in-memory architecture
J Ahn, S Yoo, O Mutlu, K Choi
2015 ACM/IEEE 42nd Annual International Symposium on Computer Architecture ¡¦, 2015
6242015
Power conscious fixed priority scheduling for hard real-time systems
Y Shin, K Choi
Proceedings of the 36th annual ACM/IEEE Design Automation Conference, 134-139, 1999
5111999
Power optimization of real-time embedded systems on variable speed processors
Y Shin, K Choi, T Sakurai
Proceedings of the 2000 IEEE/ACM international conference on Computer-aided ¡¦, 2000
3722000
Dynamic energy-accuracy trade-off using stochastic computing in deep neural networks
K Kim, J Kim, J Yu, J Seo, J Lee, K Choi
2016 53nd ACM/EDAC/IEEE Design Automation Conference (DAC), 1-6, 2016
2362016
Partial bus-invert coding for power optimization of application-specific systems
Y Shin, SI Chae, K Choi
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 9 (2), 377-383, 2001
1612001
Deep neural networks with weighted spikes
J Kim, H Kim, S Huh, J Lee, K Choi
Neurocomputing 311, 373-386, 2018
1452018
Efficient FPGA acceleration of convolutional neural networks using logical-3D compute array
A Rahman, J Lee, K Choi
2016 Design, Automation & Test in Europe Conference & Exhibition (DATE ¡¦, 2016
1382016
Power minimization of functional units partially guarded computation
J Choi, J Jeon, K Choi
Proceedings of the 2000 international symposium on Low power electronics and ¡¦, 2000
1312000
Resource sharing and pipelining in coarse-grained reconfigurable architecture for domain-specific optimization
Y Kim, M Kiemb, C Park, J Jung, K Choi
Design, Automation and Test in Europe, 12-17, 2005
1302005
DASCA: Dead write prediction assisted STT-RAM cache architecture
J Ahn, S Yoo, K Choi
2014 IEEE 20th International Symposium on High Performance Computer ¡¦, 2014
1242014
Compilation approach for coarse-grained reconfigurable architectures
J Lee, K Choi, ND Dutt
IEEE Design & Test of Computers 20 (1), 26-33, 2003
1212003
Partial bus-invert coding for power optimization of system level bus
Y Shin, SIK Chae, K Choi
Proceedings of the 1998 international symposium on Low power electronics and ¡¦, 1998
1111998
Efficient instruction encoding for automatic instruction set design of configurable ASIPs
J Lee, K Choi, N Dutt
Proceedings of the 2002 IEEE/ACM international conference on Computer-aided ¡¦, 2002
842002
ExtraV: Boosting Graph Processing Near Storage with a Coherent Accelerator
J Lee, H Kim, S Yoo, K Choi, HP Hofstee, GJ Nam, MR Nutter, D Jamsek
Proceedings of the VLDB Endowment 10 (12), 1706-1717, 2017
812017
Behavior-to-placed RTL synthesis with performance-driven placement
D Kim, J Jung, S Lee, J Jeon, K Choi
IEEE/ACM International Conference on Computer Aided Design. ICCAD 2001. IEEE ¡¦, 2001
812001
A spatial mapping algorithm for heterogeneous coarse-grained reconfigurable architectures
M Ahn, JW Yoon, Y Paek, Y Kim, M Kiemb, K Choi
Proceedings of the Design Automation & Test in Europe Conference 1, 6 pp., 2006
782006
Semiconductor memory device including non-volatile memory, cache memory, and computer system
S Kim, HM Kwon, YJ Kwon, K Choi, J Ahn
US Patent 9,250,997, 2016
752016
Reconfigurable array processor for floating-point operations
HM Yang, MH Jo, IH Park, KY Choi
US Patent 8,078,835, 2011
752011
An algorithm for mapping loops onto coarse-grained reconfigurable architectures
J Lee, K Choi, ND Dutt
ACM Sigplan Notices 38 (7), 183-188, 2003
752003
ÇöÀç ½Ã½ºÅÛÀÌ ÀÛµ¿µÇÁö ¾Ê½À´Ï´Ù. ³ªÁß¿¡ ´Ù½Ã ½ÃµµÇØ ÁÖ¼¼¿ä.
ÇмúÀÚ·á 1–20