팔로우
Carl Werner
Carl Werner
Rambus
ieee.org의 이메일 확인됨
제목
인용
인용
연도
Integrating receiver with precharge circuitry
JL Zerbe, BW Garlepp, PS Chau, KS Donnelly, MA Horowitz, ...
US Patent 8,199,859, 2012
5162012
Equalization and clock recovery for a 2.5-10-Gb/s 2-PAM/4-PAM backplane transceiver cell
JL Zerbe, CW Werner, V Stojanovic, F Chen, J Wei, G Tsang, D Kim, ...
IEEE Journal of Solid-State Circuits 38 (12), 2121-2130, 2003
3592003
Autonomous dual-mode (PAM2/4) serial link transceiver with adaptive equalization and data recovery
V Stojanovic, A Ho, BW Garlepp, F Chen, J Wei, G Tsang, E Alon, ...
IEEE Journal of Solid-State Circuits 40 (4), 1012-1026, 2005
2132005
Signaling system with selectively-inhibited adaptive equalization
CW Werner, A Ho
US Patent 7,715,471, 2010
1662010
Techniques for improved timing control of memory devices
FA Ware, C Werner, I Shaeffer
US Patent App. 12/596,360, 2010
1642010
Transparent multi-mode PAM interface
JL Zerbe, CW Werner, WF Stonecypher, FF Chen
US Patent 7,308,058, 2007
1402007
Frequency responsive bus coding
JM Wilson, A Abbasfar, J Eble III, L Luo, JM Kizer, CW Werner, W Dettloff
US Patent 8,498,344, 2013
1282013
Coded differential intersymbol interference reduction
A Amirkhany, A Abbasfar, K Kaviani, W Beyene, C Werner
US Patent 9,165,615, 2015
1272015
Adaptive equalization and data recovery in a dual-mode (PAM2/4) serial link transceiver
V Stojanovic, A Ho, B Garlepp, F Chen, J Wei, E Alon, C Werner, J Zerbe, ...
2004 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No …, 2004
1092004
Charge pump circuit adjustable in response to an external voltage source
AM Haeberli, SC Wong, HC So, CW Werner, CYM Wang, LSJ Wong
US Patent 6,370,075, 2002
1062002
Method and apparatus for calibrating a multi-level current mode driver
C Werner, M Horowitz, P Chau, S Best, S Sidiropoulos
US Patent 6,772,351, 2004
942004
Adjustable level shifter circuits for analog or multilevel memories
AM Haeberli, CW Werner, CYM Wang, HC So, LSJ Wong, SC Wong
US Patent 6,184,726, 2001
932001
Charge pump circuit adjustable in response to an external voltage source
AM Haeberli, SC Wong, HC So, CW Werner, CYM Wang, LSJ Wong
US Patent 6,760,262, 2004
892004
Low latency multi-level communication interface
JL Zerbe, BW Garlepp, PS Chau, KS Donnelly, MA Horowitz, ...
US Patent 7,626,442, 2009
842009
A 2 Gb/s/pin 4-PAM parallel bus interface with transmit crosstalk cancellation, equalization, and integrating receivers
JL Zerbe, PS Chau, CW Werner, WF Stonecypher, HJ Liaw, GJ Yeh, ...
2001 IEEE International Solid-State Circuits Conference. Digest of Technical …, 2001
812001
Method and apparatus for calibrating a multi-level current mode driver having a plurality of source calibration signals
C Werner, M Horowitz, P Chau, S Best, S Sidiropoulos
US Patent 7,456,778, 2008
802008
Integrated circuit with analog or multilevel storage cells and user-selectable sampling frequency
CW Werner, AM Haeberli, LSJ Wong, CYM Wang, HC So, SC Wong
US Patent 7,298,670, 2007
802007
1.6 Gb/s/pin 4-PAM signaling and circuits for a multidrop bus
JL Zerbe, PS Chau, CW Werner, TP Thrush, HJ Liaw, BW Garlepp, ...
IEEE Journal of Solid-State Circuits 36 (5), 752-760, 2001
792001
Session management for communication in a heterogeneous network
RM Goudarzi, JK Thomas, I Georgiadis, MJ Grimse, CW Werner
US Patent App. 13/996,449, 2013
732013
Adjustable circuits for analog or multi-level memory
AM Haeberli, SC Wong, HC So, CW Werner, CYM Wang, LSJ Wong
US Patent 6,556,465, 2003
732003
현재 시스템이 작동되지 않습니다. 나중에 다시 시도해 주세요.
학술자료 1–20